# A PDP-8 Emulator Program

# BRIAN J. SHELBURNE Wittenberg University

The clean, simple, and elegant architecture of the classic PDP-8 makes it an ideal candidate for studying concepts in computer organization. The PDP-8 emulator program allows a user to write, edit, assemble, debug, trace, and execute PDP-8 machine code and PDP-8 assembler language programs. With it, the user can obtain a feel for the PDP-8. The PDP-8 emulator program includes a simple built-in text editor which is used to write and edit PDP-8 assembler language programs, an assembler to translate these programs into PDP-8 machine code, and a virtual PDP-8 engine upon which to execute the code. PDP-8 code can be executed from a *debug* screen display that allows the user to observe the contents of registers and memory as the code executes or code can be executed using an I/O interface that requires user-written PDP-8 I/O routines. This article provides an introduction to both the PDP-8 architecture and PDP-8 assembler language and discusses how to use the PDP-8 emulator program. The PDP-8 emulator program runs under MS-DOS in a command window.

Categories and Subject Descriptors: C.0 [Computer Systems Organization – General]: Modeling of Computer Architecture; B.0 [Hardware]: General: PDP-8; I.6.5 [Simulation and Modeling]: Model Development; K.2 [History of Computing]; K.3.1 [Computers and Education]: Computer Uses in Education General Terms: Design

Additional Keywords and Phrases: Computer architecture simulator, education

#### 1. INTRODUCTION

The PDP-8 emulator program (pdp8main.exe) simulates the PDP-8 architecture on an Intel 80x86 computer. With it, a user can edit and execute PDP-8 machine code or PDP-8 assembler language programs, and thereby develop a feel for the PDP-8. The design philosophy behind the PDP-8 emulator program is to incorporate as much as possible the underlying architecture of an actual PDP-8. This philosophy accounts for some of the PDP-8 emulator program's unusual features. Much of the structure, terminology, and notation used in the PDP-8 emulator program reflects that used by a real PDP-8.

The PDP-8 emulator program makes use of a number of display screens. One display, the *debug screen*, allows the user to observe the contents of memory and all registers. From this display screen, a user can enter PDP-8 machine code directly into memory and observe its execution. Another display is a small built-in text editor that allows the user to create and edit PDP-8 assembler language (PAL) programs. An assembler can be invoked to translate the PAL code into machine code that can be executed by the virtual PDP-8. PDP-8 programs can be executed from the debug screen or executed under a simple I/O interface, called the Run PDP-8 screen. The latter requires writing PDP-8 I/O routines.

Use of the PDP-8 emulator program requires some understanding of PDP-8 architecture. The PDP-8 is a 12-bit word addressable machine with a single 12-bit accumulator and 4096 words of memory partitioned into 32 pages of 128 words each. Instructions are fixed length and are 12-bits wide. A 3-bit opcode field permits only eight

Author's address: Department of Mathematics and Computer Science, Wittenberg University, Springfield, OH 45501; email: <a href="mailto:bshelburne@wittenberg.edu">bshelburne@wittenberg.edu</a>

Permission to make digital/hard copy of part of this work for personal or classroom use is granted without fee provided that the copies are not made or distributed for profit or commercial advantage, the copyright notice, the title of the publication, and its date of appear, and notice is given that copying is by permission of the ACM, Inc. To copy otherwise, to republish, to post on servers, or to redistribute to lists, requires prior specific permission and/or a fee.

© 2002 ACM 1531-4278/02/0300-0017\$5.00.

instructions; although two of the eight instructions (opcodes 6 and 7) use the other nine bits as extended opcodes. In particular opcode 7 is a family of orthogonal micro-instructions, which can be combined to generate a surprisingly rich set of operations. There are four addressing modes: zero page addressing, current page addressing (both forms of direct addressing), indirect, and auto-index indirect. The first two reflect the partition of memory into 32 pages of 128 words each. The last one is used to handle data structures like strings and arrays.

The PDP-8 emulator program only supports the features found in a minimally configured PDP-8. For example, it only supports integer addition; other operations like multiplication and division must be done in software. This design decision was made to keep the PDP-8 emulator program simple and easy to use; yet, despite its simplicity, the PDP-8 is elegant in its ability to implement complex operations with a limited instruction set. A real PDP-8 had the option of including an extended arithmetic element unit that did multiplication and division in hardware.

The PDP-8 emulator program can accept and execute PDP-8 machine code or it can assemble and execute PDP-8 assembler language (PAL) programs. Since assembler is the primary way to write programs using the PDP-8 emulator program, much of the following article is a quick tutorial in PDP-8 assembler language.

Why the PDP-8? The PDP-8 was introduced in 1965, and by today's standards its architecture and capabilities are archaic (truly a *dinosaur*, except the PDP-8 was *small*). However, its simple design and low cost made the PDP-8 a very successful computer (50,000 units were produced). Due to its simple design, PDP-8 assembler is easy to understand, write, and use. Even PDP-8 machine coding can be done without too much difficulty! Assembler languages for today's machines have a steep learning curve and writing machine code is out of the question. A toy computer simulator could provide an easy assembler (and the capability of easy machine coding), but toy architectures are not real. The PDP-8 emulator program simulates a *real* architecture (warts and all) that is simple and easy to understand, making assembly language and machine code programming relatively easy to do (if you want to go that way).

Like the PDP-8, the PDP-8 emulator program is old, written almost ten years ago using MS-DOS-based Borland Turbo Pascal version 6.0. It has been used since then in my computer organization course as a *gentle* introduction to von Neumann architectures and assembler language programming. Despite its age, it runs well in an MS-DOS command window.

#### 2. AN OVERVIEW OF THE PDP-8 EMULATOR PROGRAM

# 2.1 The Main Menu Screen

At the main (opening) screen (Figure 1) the user is presented with four options (plus Quit). To make a selection, the user can use arrow keys to highlight the option and hit (Enter) or he/she can type the first letter: D, E, H, R, Q. (Esc) can be used to return to the main screen or from the main screen (Esc) can be used to quit the program.

*Debug Screen*: This allows the user to directly view the contents of memory and all registers. The user can enter, execute, and trace (single-step) simple PDP-8 programs.

*Editor/Assembler*: A simple text editor allows the user to create, edit, debug, and assemble PDP-8 assembler language (PAL) programs. A successfully assembled program can be executed in the Debug screen display or through the Run PDP-8 program screen display.



Fig. 1. Main screen PDP-8 emulator program.

*Help*: Online help is provided for the PDP-8 assembler language and for the PDP-8 emulator program. [F1] also invokes help.

Run PDP-8 Program: This provides a simple I/O interface for executing PDP-8 programs.

# 2.2 The Debug Screen

All CPU registers appear on the upper left (Figure 2). The first row displays the Link bit (used for a carry out) and the 12-bit Accumulator. In the second row are octal displays for the same Link Accumulator pair plus the Multiplier-Quotient register. The Program Counter and the three-bit Instruction Register are next, followed by the Central Processor Memory Address register and Memory Buffer register, followed by the Switch register and Run bit in the fifth row.

One 128-word page of memory is displayed *in octal* on the upper right: 16 rows of 8 words with row and column headers for addressing. **PgUp** and **PgDn** can be used to display previous and successive pages of memory. The highlighted position is the *memory cursor*, which can be moved using the arrow keys. Typing an octal number will insert it at the *memory cursor* whose address always appears in the Program Counter. Figure 2 displays page 1 of memory: words 0200 (octal) through 0377.

Unlike the other display screens, commands for the Debug screen display are *typed* at the > prompt in the command area at the bottom of the display. Debug commands are single letters followed by octal values where appropriate (or an assembler instruction for the assemble command). All integers are assumed to be octal.

The bottom line lists thirteen debug commands: **a** followed by an assembler instruction to **assemble** a line of code at the *memory cursor*; **b** to set a **break point** at the current position of the *memory cursor* or to clear the current breakpoint; **d** followed by an octal value to **deposit** a value to memory (the d is optional); **g** to **go** (execute a program), starting with the instruction whose address is contained in the program counter (*memory cursor*); **l** to **load** a program into memory (see write option below); **m** followed by an octal address to display the **memory page** for that address; **p** followed by an octal address to set the **program counter** (which also moves the *memory cursor* and displays



Fig. 2. Debug screen display.

the corresponding memory page); **r** to **reset** memory and registers to zero; **s** followed by an octal value to enter a value into the **switch register**; **q** to **quit** the debug screen ((Esc) also works); **u** to **unassemble** the value at the *memory cursor* (useful for translating machine instructions to assembler); **w** to **write** the contents of memory to a file (which can be reloaded, see **load** above); and (**space**) to **single step** (trace) through a program. Online help using [F1] provides more details about commands.

The **write** command dumps the contents of PDP-8 memory to an ASCII-text file. The **load** option can be used to load this file back to PDP-8 memory. Using the format mmmm/nnnn where mmmm is the address and nnnn is the content, the **write** command outputs to a file each non-zero word in PDP-8 memory. The final line output is the value of the Program Counter written as \$nnnn. Any PDP-8 object code file in this format whether generated by the **write** command or created by an ASCII-text editor can be loaded using the **load** command.

#### 2.3 The Editor/Assembler

The Editor/Assembler screen display (Figure 3)allows the user to create, edit, debug, and assemble PDP-8 assembler language (PAL) programs. Selecting Edit Text puts the user in edit mode (the cursor appears in the text area) where the user can enter and edit assembler language programs. The built-in editor is simple and obvious to use, but does not have cut and paste capabilities. Use (Esc) or [F10] to exit edit mode.

Assemble uses a two-pass assembler to assemble the current contents of the text window directly to PDP-8 memory (linkers and loaders are not needed). A successful assemble will allow the user the option of creating a list file which cross-lists source code with object code. Successfully assembled code in memory can be executed from the Debug screen display or the Run PDP-8 screen display. A syntax error will halt the assembly process, putting the user in edit mode and placing the cursor on the line (but not at the point in the line) where the error occurred. This happens for each syntax error (the process is similar to the way Borland Turbo Pascal compilers found and reported syntax errors).

Edit Text puts the user in edit mode. Include File can be used to insert a text file at the cursor position in the text area. New Text clears the text area and puts the user in edit mode. Read File reads a text file into the text area after first clearing it. Save Text will



Fig. 3. Editor/Assembler screen display.

save the contents of the text area. Path names used by the **Include**, **Read**, and **Save** commands must conform to MS-DOS file naming conventions .

# 2.4 The Run PDP-8 Program Screen

The Run PDP-8 program screen display (Figure 4) provides an I/O interface in which to execute PDP-8 programs with the upper portion functioning as a 20-line display. Only an executing PDP-8 program can generate output to this display.

The contents (in octal) of seven registers are displayed. These are some of the register displays that appeared on the PDP-8 console.

Of the nine selections on the bottom line, the first five (**SwitchReg** through **Go**) correspond to *switches* found on a PDP-8 console. Their use is discussed below. The sixth, **Clear**, clears the screen display and sets all registers to 0 leaving the contents of PDP-8 memory intact. Since a standard PDP-8 had a paper tape reader/punch attached to it, **Punch** and **Reader** are used simulate paper tape I/O using text files. This gives the PDP-8 emulator program a limited file I/O capability.

**SwitchReg**: The PDP-8 switch register was a set of 12 toggle switches on the PDP-8 console that could be used to manually enter numbers directly into the PDP-8. When this option is selected, the user is prompted for a 4-digit octal integer.

**Deposit**: This deposits the contents of the switch register to the memory buffer (MB) register and then performs a memory write to write the contents of the MB register to the memory address given by the central processor memory address (CPMA) register. The CPMA and program counter (PC) registers are both incremented. This is used to deposit values to memory from the PDP-8 console.

**AddrLoad**: This deposits the contents of the switch register to the CPMA register and the program counter (PC). This is used to set up the CPMA in preparation for a deposit or examine operation.

**Examine**: This fetches the contents of memory at the address contained in the CPMA register, placing it in the MB register. The CPMA and PC registers are both incremented. This is used to examine the contents of memory from the PDP-8 console.

The SwitchReg, Deposit, AddrLoad, and Examine switches were included to make the PDP-8 emulator program more realistic. On a physical PDP-8, an operator could use



Fig. 4. Run PDP-8 program screen display.

the SwitchReg, AddrLoad, and Deposit switches to enter a small program (like a loader) directly into PDP-8 memory. Using SwitchReg, AddrLoad, and Examine, an operator could also examine (verify) the contents of memory. Both of these actions can be simulated by the PDP-8 emulator program.

Another action performed from the PDP-8 console is to set the program counter to the starting address of a program. The switch register can be loaded with the starting address, the AddrLoad switch can be used to copy the contents of the switch register to the program counter and the go option (below) can be used to start execution.

**Go**: This starts execution of the program in PDP-8 memory beginning with the instruction whose address is contained in the PC register. Execution continues until either a halt instruction is encountered or the user hits **Ctrl/C** (abort).

**Clear**: This clears the screen and the contents of all registers. Memory is untouched.

#### 3. A QUICK OVERVIEW OF PDP-8 ARCHITECTURE

The following sections provide a quick introduction to the architecture of the PDP-8 and to PDP-8 assembler language (PAL) programming. The sections are brief and do not cover all details, but knowledgeable readers should be able to learn enough to write and execute simple PDP-8 programs using the PDP-8 emulator program.

The memory of the PDP-8 consists of 4096 ( $2^{12}$ ) 12-bit words. Bits in a word are numbered *left to right* 0 - 11, with bit 0 being the *most significant* bit (Figure 5).

Memory is partitioned into 32 pages of 128 words each. A 12-bit address is divided into a 5-bit page number (bits 0 - 4) and a 7-bit offset (bits 5 - 11). For example, address 02000 is page 010 offset 0000 (a postfix 'o' denotes octal). The reason for this page/offset scheme will be clearly seen when the format of memory reference instructions is examined.

There is a single 12-bit accumulator (AC) with a 1-bit link register (L) that captures any carry out of the accumulator. Many PDP-8 instructions make implicit use of the link-accumulator pair (Figure 6).

A 12-bit multiply-quotient register (MQ) is used by multiplication and division operations in PDP-8 models augmented with the extended arithmetic element. EAE instructions are not implemented by the PDP-8 emulator program.



Fig. 5. Bit numbering for a PDP-8 word.



Fig. 6. The link accumulator pair.

+---+---+---+

Fig. 7. Memory reference instruction format.

Special purpose registers include a 12-bit switch register (SR) used to enter values from the console of the PDP-8; a 12-bit program counter (PC) that holds the address of the next instruction to be executed; a 3-bit instruction register (IR); a 12-bit central processor memory address register (CPMA); and a 12-bit memory buffer register (MB). The last two registers are used by the CPU to access memory with the former containing the address and the latter containing the value to be read or written.

The PDP-8 has eight opcodes and three instruction formats. Opcodes 0-5 are memory reference instructions (MRI); opcode 6 is a family of I/O instructions; and op-code 7 is a set of orthogonal microinstructions that operate on the link-accumulator pair.

The MRI instruction format (see Figure 7) only has room for a 7-bit offset address (hence the page/offset addressing scheme). To obtain a 12-bit address, either five zeros are prefixed to the offset (zero page addressing is indicated by clearing bit 4 to 0) or the five leading bits of the address of the instruction is prefixed to the offset (current page addressing is indicated by setting bit 4 to 1). This means that any MRI instruction can directly access 256 out of 4,096 words. Indirect addressing is used (bit 3 equals 1) to access any other word in memory (Table I).

In the descriptions for instruction, EAddr is short for *Effective Address* and C() means *contents of*. Branch instructions are implemented by changing the contents of the PC register.

Table I. Six Memory Reference Instructions

**Opcodes 0 – 5: Memory Reference Instructions** 

| Mnemonic | Opcode | Full Name: Description                                                                                  |
|----------|--------|---------------------------------------------------------------------------------------------------------|
| AND      | 0      | Bit-wise And: C(AC) = C(AC) \( \cap C(EAddr) \)                                                         |
| TAD      | 1      | <pre>Twos complement Add: C(AC) = C(AC) + C(EAddr);   on carry out complement Link</pre>                |
| ISZ      | 2      | <pre>Increment and Skip on Zero:    C(EAddr) = C(EAddr)+ 1;    if 0 then skip: C(PC) = C(PC) + 1;</pre> |
| DCA      | 3      | <pre>Deposit and Clear Accumulator: C(EAddr) = C(AC); C(AC) = 0</pre>                                   |
| JMS      | 4      | <pre>Jump to Subroutine: C(EAddr) = C(PC); C(PC) = EAddr + 1</pre>                                      |
| JMP      | 5      | Jump always: C(PC) = EAddr                                                                              |

*Note*: A load is done by the TAD instruction after first zeroing out the accumulator using CLA: Clear accumulator (see opcode 7 instructions below). DCA, deposit and clear accumulator, is a *destructive* store. By itself, ISZ (increment and skip on zero) can be used to increment a value in memory or, when followed by a JMP (jump always) instruction, can be used to implement a counting loop by incrementing a negative count to zero. The JMS jump to subroutine instruction saves the return address at the first location in the subroutine and branches to the second location. A return is accomplished by an indirect jump.

Fig. 8. Opcode 6 instruction format.

Opcode 6 is a family of I/O instructions (Figure 8). The opcode 6 instruction format contains two operand fields: a *device number* field in bits 3 to 8 (e.g., device 03 is a keyboard, device, 04 is a screen display or printer) and an *extended function* field in bits 9 to 11, which specifies an operation for the device (e.g., function 001 is skip if device flag set). I/O on the PDP-8 is somewhat complicated and will be covered in detail in a later section.

Opcode 7, like opcode 6, is a family of *micro-instructions* that include instructions to test, increment, complement, and rotate the link accumulator pair. Each bit in the extended opcode field (bits 3 to 11) independently controls a different function. These functions can be combined to create a class of fairly powerful instructions. Opcode 7

Table II. Opcode 7 Group One Microinstructions

Opcode 7 Group One Microinstructions: bit 3 = 0

| +- |   | +- |   | -+- |   | -+- |   | +   | +   | +   | +   | +   | +   | ++  | +   |
|----|---|----|---|-----|---|-----|---|-----|-----|-----|-----|-----|-----|-----|-----|
|    | 1 |    | 1 |     | 1 |     | 0 | cla | c11 | cma | cml | rar | ral | 0/1 | iac |
| +- |   | +- |   | -+- |   | -+- |   | +   | +   | +   | +   | +   | +   | ++  | +   |
|    | Ω |    | 1 |     | 2 |     | 3 | 4   | 5   | 6   | 7   | 8   | 9   | 10  | 11  |

| Mnemonic | Opcode | Full Name: Description (priority)           |
|----------|--------|---------------------------------------------|
|          |        |                                             |
| NOP      | 7000   | No Operation                                |
| CLA      | 7200   | Clear Accumulator (1)                       |
| CLL      | 7100   | Clear Link (1)                              |
| CMA      | 7040   | Complement Accumulator (2)                  |
| CML      | 7020   | Complement Link (2)                         |
| IAC      | 7001   | Increment Accumulator (3)                   |
| RAR      | 7010   | Rotate Link Accumulator pair Right 4)       |
| RTR      | 7012   | Rotate Link Accumulator pair Right Twice(4) |
| RAL      | 7004   | Rotate Link Accumulator pair Left (4)       |
| RTL      | 7006   | Rotate Link Accumulator pair Left Twice (4) |

Note: Priority numbers 1 to 4 determine the order in which combined instructions are executed. Priority 1 instructions (e.g., CLA) are executed before priority 2 (e.g., CMA) etc. The combination CLA CMA would clear the accumulator and then complement it, thereby setting all bits to 1. Some combinations have their own mnemonics. For example, CMA IAC: Complement Accumulator and Increment Accumulator (equivalent to negating the accumulator) has the mnemonic CIA (7041): Complement and Increment Accumulator. STL: Set Link to One is the mnemonic for CLL CML. GTK: Get Link (put the link in bit 11 of the accumulator) is the mnemonic for CLA RAL.

**Table III. Opcode 7 Group Two Microinstructions** 

Opcode 7 Group Two Microinstructions: bit 3 = 1 and bit 11 = 0

|             |        | 1 cla sma sza snl 0/1 osr hlt 0          |
|-------------|--------|------------------------------------------|
| +           |        | ++                                       |
| 0           | 1 2    | 3 4 5 6 7 8 9 10 11                      |
| Mnemonic    | Opcode | Full Name: Description (priority)        |
| SMA         | 7500   | Skip on Minus Accumulator (1)            |
| SZA         | 7440   | Skip on Zero Accumulator (1)             |
| SNL         | 7420   | Skip on Non-zero Link (1)                |
| SPA         | 7510   | Skip on Positive Accumulator (1)         |
| SNA         | 7450   | Skip on Non-Zero Accumulator (1)         |
| SZL         | 7430   | Skip on Zero Link (1)                    |
| SKP         | 7410   | Skip Always (1)                          |
| CLA         | 7600   | Clear Accumulator (2)                    |
| OSR         | 7404   | Or Switch Register with Accumulator (3): |
|             |        | $C(AC) = C(SW) \lor C(AC)$               |
| $_{ m HLT}$ | 7402   | Halt (4)                                 |

Note: The first three instructions SMA, SZA, and SNL are the conditional skip instructions. The second three instructions SPA, SNA, and SZL are obtained by inverting the logic of the first three (indicated by bit 8 = 1). Combinations of SMA, SZA, and/or SNL will skip if at least one condition is true. For example, SMA SZA will skip if AC is less than or equal to 0. Combinations of SPA, SNA, and/or SZL will skip if all conditions are true. For example, SPA SNA will skip if AC is greater than 0. Combinations between the two subgroups are neither permitted nor necessary. Like group one, some group two combinations have their own mnemonics. LAS: (Load Accumulator with Switch Register) is the mnemonic for CLA OSR.

**Table IV. Opcode 7 Group Three Microinstructions** 

Opcode 7 Group Three Microinstructions: bit 3 = 1 and bit 11 = 1

| + | 1        |   |   | • |    |   |   |   |   |    |     |
|---|----------|---|---|---|----|---|---|---|---|----|-----|
| + | -++<br>1 |   |   | + | ++ |   | + |   | · | ++ | +   |
| U | _        | 2 | J | - | 5  | U | , | O | , | 10 | 1.1 |

| Mnemonic | Opcode | Full Name: Description (priority)              |
|----------|--------|------------------------------------------------|
| CLA      | 7601   | Clear Accumulator (1)                          |
| MQA      | 7501   | Or Accumulator with MQ register (2):           |
|          |        | $C(AC) = C(AC) \lor C(MQ)$                     |
| MQL      | 7421   | Load MQ register from Accumulator and Clear    |
|          |        | Accumulator (2): $C(MQ) = C(AC)$ ; $C(AC) = 0$ |
| SWP      | 7521   | Swap AC and MQ registers (3)                   |
| CAM      | 7621   | Clear AC and MQ registers (3)                  |

*Note*: Extended arithmetic element operations that are not supported by the PDP-8 emulator program would appear here as Opcode 7 group three microinstructions.

instructions fall into three groups. The first group (Table II) contains functions to clear, complement, increment, and/or rotate the link accumulator pair. The execution of functions within a group is prioritized to prevent ambiguities. For example, a clear operation will occur before a complement operation. Group two (Table III)contains two subgroups of conditional skip operations that are used for conditional branches. Group three (Table IV) functions use the MQ register and include extended opcodes for the optional extended arithmetic element. The EAE implements in hardware an extended set of operations including multiplication and division. These operations are not implemented by the PDP-8 emulator program.

#### 4. PDP-8 MEMORY REFERENCE INSTRUCTION (MRI) ADDRESSING MODES

# 4.1 Zero/Current Page Direct Addressing

Because the format of a PDP-8 memory reference instruction only has room for a 7-bit operand field, zero page and current page addressing are used to obtain a 12-bit effective address. The addressing mode is determined by bit 4 of the instruction. With zero page addressing (bit 4 = 0) 5 zeros are concatenated to the front of the 7-bit offset to obtain a 12-bit address. With current page addressing (bit 4 = 1), the leading 5 bits (page number) of the address of the MRI instruction is concatenated to the 7-bit offset. Thus, an MRI instruction can only directly reference an operand that is either on page zero or on the same page as the instruction itself. This means that most operands have to be fairly close to the MRI instruction that references them.

Example (zero page addressing – Figure 9): Address 64240 contains the instruction 11670 (written 64240/11670). Since bit 4 of the instruction is zero, the effective address of this TAD instruction is obtained by concatenating 5 zeros to the 7-bit offset for an effective address of 01670.

Fig. 9. Zero page addressing example.

```
6 4 2 4 1 1 6 7
110 100 010 100 <- address/contents -> 001 001 110 111
110 10 <- page number 1 110 111 = 65670
```

Fig. 10. Current page addressing example.

Example (current page addressing – Figure 10): Given 64240/13670 where bit 4 of the instruction is 1, the effective address of this TAD instruction is obtained by concatenating the leading 5 bits of the address of the instruction (110 10 from 110 100 010 100 = 64240) to the 7-bit offset for an effective address of 65670.

Since page zero is accessible from any address in memory, global variables are stored on page zero. Local variables should be stored on the current page.

#### 4.2 Indirect Addressing

Since zero/current page direct addressing can only access two pages out of 32, the PDP-8 uses indirect addressing to access the other 30 pages (bit 3 equals 1). Here the zero/current page address calculation yields *not the effective address* but the *address of the effective address*.

#### 4.3 Auto Index Addressing

Memory locations 00100 - 00170 (on page zero) function as auto-index registers. Whenever addresses 00100 - 00170 are accessed *using indirection*, their contents are *first* incremented then used as the effective address. For example, let address 00100 contain the value 34070. The instruction 14100 references auto-index register 00100 indirectly (bit 3 = 1, bit 4 = 0, offset = 0100). Hence, we increment the contents of index register 00100 and apply indirection; the effective address is 34100. Examples using each of these addressing modes are given in the following sections.

### 5. PDP-8 ASSEMBLER LANGUAGE (PAL) PROGRAMMING

The format of a PDP-8 assembler language instruction has up to five fields:

```
symbolic address, opcode(s) i offset /comment
```

A Comma terminates a symbolic address (label), an "i" denotes indirect addressing, and "/" indicates that a comment follows. All fields are optional except for opcodes (note the plural, since opcode 7 micro-instructions can be combined). For example, the PAL code in Figure 11 performs the operation c = a - b.

```
/ code section
              / code begins at 0200o
Main, cla cll / clear AC and Link
     tad B / load B
     cia
              / negate it
     tad A
              / add A : AC = A - B
     dca C
              / store at C
              / halt
     hlt.
     jmp Main / to continue go to Main
/ data section
            / data begins at 0300o
*0300
A, 17
            / 17 octal = 15 decimal
B, 22
             / 22 octal = 18 decimal
C, 0
$Main
```

*Note*: To load the accumulator, first clear it (CLA CLL) then add in (TAD) the value to be loaded. The CIA (complement and increment accumulator) instruction negates the accumulator. Recall that CIA is a mnemonic for CMA IAC.

Fig. 11. A PAL program to compute c = a + b.

An *offset* can be a number, a symbolic address, a dot "." (used to denote the current address of the instruction) or a simple expression using the above. For example, jmp.-6 could be used in place of jmp Main, and since the address of B is one more than the address of A, tad A+1 could be used in place of tad B.

To allocate storage for variables and constants, we use a symbolic address, (comma) followed by the value (use 0 if the initial value does not matter). By default, all values are octal. To specify a decimal, use a suffixed "d" or use an 8 or 9 as a digit as in the sample code

```
A, 15d / decimal 15 B, 18 / decimal 18 since 8 is not an octal digit C, 0
```

Data should be located on the same page as code or on page zero for global variables.

The directive \*nnnn where nnnn is any octal value sets the value of the location counter used by the assembler. It is used to specify where assembled code is placed in memory (the PDP-8 emulator program generates nonrelocatable code). The directive \$label indicates the end of the program and specifies label as the entry point (address of the first instruction) for the program.

Symbolic addresses (identifiers and labels) must begin with a letter and contain only letters and digits and should not exceed eight characters. Special characters and embedded blanks are not permitted. The letter i (or I) is *reserved* for indirect addressing. Symbolic addresses are not case sensitive.

The default radix is 8, and all numbers are considered octal unless they contain an 8 or 9 or have a suffixed "d" (decimal). A suffixed "o" (octal) is also permitted but not necessary. The directives **decimal** and **octal** can be used to change the default radix beginning at the line containing the directive. A number of characters have special meaning or use (see Table V).

In the code in given Figure 8, a counting loop is used to sum the integers from 1 to N. It first initializes X to 0 and then uses a loop to increment and add it to Sum. The counting loop is controlled by the variable Count, which is initialized to minus N and incremented

Table V. Reserved Words and Symbols

```
Symbol
                      Use/Meaning
I. i
                      reserved for indirect addressing
/(slash)
                      denotes that a comment follows
                      terminates a symbolic address but is not part of the symbolic address
, (comma)
                      denotes the current address of the instruction
. (dot)
                      sets the value of the location counter
* (asterisk)
$ (dollar sign)
                      indicates the end of the program
                      terminates a statement; used for multi-statement lines
; (semi-colon)
= (equal sign)
                      equates a symbol to a value (e.g. x=-1 sets the symbol x equal to -1)
                      This does not allocate storage.
' (single quote)
                      used to indicate a character (e.g 'A') or a string ('Hello').
                      They should occur in pairs
/ Code Section
```

```
*0200
                   / Code starts at address 0200
Main, cla cll
                  / clear AC and Link
     tad N
                  / load N
     cia
                  / negate it
                 / deposit it to Count and clear AC
     dca Count
                   / clear X (AC is zero)
     dca X
                  / clear Sum (AC is zero)
     dca Sum
Loop, isz X
                   / add 1 to X
     tad Sum
                  / load Sum (assumes AC is 0)
     tad X
                  / add in X
     dca Sum
                  / store result in Sum (AC cleared)
     isz Count
                  / increment Count and skip on zero
     jmp Loop
                   / otherwise loop
     hlt
                   / done
                   / allows easy restart
     jmp Main
/ Data Section
*0300
                   / Data starts at address 0300
                 / N equals 10 decimal
      12
N.
Count, 0
                   / Loop Counter
                   / Added to Sum
Х,
      0
Sum,
                   / Running Sum
                   / end of pgm - entry point
```

*Note*: Since the purpose of this program is to demonstrate various PDP-8 instructions, it is not very efficient in summing the integers from 1 to N!

Fig. 12. A PAL program to sum the integers from 1 to N.

on each pass through the loop until it equals 0. ISZ instructions are used for loop control and to increment *X*. By convention, most PAL programs begin on page one at location 0200o. To execute this program do the following:

1. Start the PDP-8 emulator program and go to the Editor/Assembler screen. Go into edit mode (Edit Text) and enter the above code as is. When done, use (Esc) or [F10] to exit edit mode.

- 2. Select Assemble to assemble the code to memory. If there are errors, fix them and try again until you get a clean compile. Creating a list file is optional. You may want to save your source code to a file.
- 3. Quit the Editor/Assembler and go to the debug screen display. Since this PDP-8 program does no I/O, we can only see the results of the execution from the Debug screen. When entering the debug screen display, you should see the *memory cursor* positioned at address 02000 of page 1 of memory. If not, use the arrow keys to move it so the PC contains the correct starting address.
- 4. To execute the code, at the > prompt in the command window type g(Enter). If the program executes correctly, you should see the result, 670 (55d), at address 0303o. The *memory cursor* should be highlighting the 5200o instruction (jmp Main) at address 0215o.
- 5. To re-execute the program, either use the arrow keys to reposition the *memory cursor* at address 02000 or start where the previous execution left off at address 02150 with the jmp Main instruction. If you *single step* through the program using the (space) bar, observe how the accumulator changes. You may want to reset Sum (address 03030) to zero and/or enter a different value for *N* (address 03000) before re-executing.

# 5.1 More Examples of PDP-8 Assembler Programs

Since a good way to learn PDP-8 assembler is to study examples of PDP-8 programs, three additional programs are presented that demonstrate a variety of programming and addressing techniques. The first program (see Figure 13) separately sums the odd and even integers between 1 and 1000 (64). It is similar to the previous program, except that it tests if X is odd or even and uses separate variables (Odd, Even) to hold each sum. After it loads an integer X into the accumulator, the RAR (Rotate Accumulator and link Right) instruction rotates the least significant bit into the link, which is then tested by the SNL (Skip on Non-zero Link) skip instruction. If the link bit is 1 (an odd integer), the JMP (jump) instruction following is skipped and the following RAL (Rotate Accumulator and Link Left) instruction restores X which is then added to the variable Odd. Otherwise, the JMP instruction is not skipped, and control branches to a different code segment that also uses the RAL instruction to restore X, but adds it to Even. At the end, the value of Odd (address 0303o) should be the sum of the odd integers between 1 and 63 (which is  $32^2 = 1024$  or 2000o) and the value of Even (address 0304o) should be the sum of the even integers between 2 and 64 (which is 32(32+1)) = 1056 or 2040o). This code demonstrates PDP-8 conditional branching, which is done by pairing a test and skip instruction with a jump instruction. It also uses "dot" notation to assemble the target addresses for jump instructions.

The next program (Figure 14) separately sums the negative and positive values in an array. Indirect addressing is required to access the elements of the array, which for this program is kept on a different page. Indirect addressing requires that the address of the array be stored in a variable (called Addr) and then loaded into a second variable (called Ptr), which is incremented (using ISZ) at the end of each pass through a loop. As each element in the array is accessed, it is tested for being greater than zero using the SPA SNA (Skip on Positive Accumulator and Skip on Non-zero Accumulator) combination. If true, the jump instruction following the test is skipped and the value is added to PosSum; otherwise the jump statement transfers control to a segment of code which adds the value to NegSum. The program loops until a zero entry in the array is found.

```
/ Code Section
*0200
                  / code starts at address 0200
main,
       cla cll
                  / clear AC and Link
                  / load N
       tad N
       cia
                  / negate it
       dca Count / deposit it to Count and clear AC
                 / clear X (AC is zero)
       dca X
       dca Even / clear Even (AC is zero)
       dca Odd / clear Odd (AC is zero)
Loop,
       isz X
                  / add 1 to X
       cla cll
                  / clear AC and Link
                  / load X
       tad X
                  / rotate least significant bit into Link
       rar
                 / skip on non-zero link (X is odd)
       snl
        jmp .+5 / else X is even
                 / restore X
       ral
                 / and add to
/ Odd
/ jump to end of loop
       tad Odd
       dca Odd
        jmp .+4
                 / restore X
       ral
       tad Even / and add to
       dca Even /
                       Even
        isz Count / increment Count and skip on zero
        jmp Loop / otherwise Loop
        hlt
                  / done
                 / allow easy restart
        jmp Main
/ Data Section
*0300
                  / Data starts at address 0300
                 / N equals 64
N, 100
                  / Loop Counter
Count, 0
X, 0
                  / added to Odd or Even
Odd, 0
                  / Sum of Odds
Even, 0
                  / Sum of Evens
$Main
```

*Note*: The cla cll instruction at loop+1 is not necessary since the AC will always be cleared at this point.

Fig. 13. A PAL program to sum even and odd integers separately.

```
/ Code Section
*0200
         / code starts at address 0200 cla cll / clear AC and Link dca Count / clear Count (AC is zero)
main,
         dca PosSum / clear PosSum (AC is zero)
         dca NegSum / clear NegSum (AC is zero)
         tad Addr / get address of array
         \mbox{dca Ptr} \hspace{0.5cm} / \hspace{0.5cm} \mbox{and store in Ptr}
                      / clear AC and Link
         cla cll
Loop,
         tad i Ptr / get A[Ptr]
         sna / if A[Ptr] != 0 then continue
jmp Done / else done
spa sna / test if A[Ptr] > 0
jmp .+4 / else A[Ptr] < 0
         tad PosSum / add to PosSum
         dca PosSum / store PosSum
                    / jump to increment Ptr
         jmp . +3
         tad NegSum / add to NegSum
         dca NegSum / store NegSum
         isz Ptr / increment Ptr
         isz Count / increment Count
         jmp Loop / go again
                     / done
Done,
         hlt
         jmp Main / allow easy restart
/ Data Section
*0300
                     / Data starts at address 0300
                     / address of array A
Addr, A
Ptr, 0
                     / pointer to item in array
                     / Count of items in array
/ Sum of negatives
/ Sum of positives
Count, 0
NegSum, 0
PosSum, 0
/ Array
*0400
                      / Array A starts at address 0400 - Page 2
A, -2; 1; 5; 3; -3; -1; -5; 2; 4; -4; 0
$Main
```

Fig. 14. A PAL program to separately sum the positive and negative integers in an array.

The third program (Figure 15), a variant of the previous, uses auto-index addressing (with auto-index register 0010o) to access elements in the array. Since auto-index addressing first *increments* the contents of the auto-index register *before* applying indirection, auto-index register 0010o must be loaded with the address of the array minus 1. This value, the address of the array minus 1, is stored on page zero, making the array accessible from any page.

```
/ Code Section
                     / code starts at address 0200
*0200
       cla cll / clear AC and Link
main,
         dca Count / clear Count (AC is zero)
         dca PosSum / clear PosSum (AC is zero)
         dca NegSum / clear NegSum (AC is zero)
         tad Addr / get address of array - 1
dca 10 / and store in auto-index register 10
cla cll / clear AC and Link
Loop,
         tad i 10 / get A[i]
                     / if A[i] = 0
                    , then done
/ test if A[i] > 0
/ else ****
         jmp Done /
         spa
         jmp .+4
         tad PosSum / add to PosSum
         dca PosSum / store PosSum
         jmp .+3
                   / jump to increment Count
         tad NegSum / add to NegSum
         dca NegSum / store NegSum
         isz Count / increment Count
         jmp Loop / go again
         hlt / done
jmp Main / allow easy restart
Done,
         hlt
/ Data Section
*0100
                     / global variables stored on page 0
Addr, A-1
               / global variables stored on page 0
/ address of array A - 1
/ local variables stored starting at address 0300
/ Count of items in array
/ Sum of negatives
*0300
Count, 0
NegSum, 0
PosSum, 0
                     / Sum of positives
/ Array
                      / Array starts at address 0400 - Page 2
A, -2; 1; 5; 3; -3; -1; -5; 2; 4; -4; 0
$Main
```

Fig. 15. A PAL program using auto-index addressing to access array elements.

Since none of these programs do I/O, they must be run in the Debug screen display to see results. PDP-8 I/O is discussed below, following the section on PDP-8 subroutines.

### 6. PDP-8 SUBROUTINES

Since we have not discussed how to do I/O on the PDP-8, in order to see results, all of the sample programs presented thus far were run from the Debug screen display. Simple PDP-8 I/O is discussed in the section following this one on subroutines, since we consolidate I/O code into subroutines.

```
Code Segment
*0200
                / code starts at address 0200
Main, cla cll
                / clear AC and link
                / Load B
     tad B
     cia
                / Negate B
     tad A
                / A - B
      jms Abs
                / take absolute value
     dca c
                / store results at C
                / halt
     hl+
               / to continue - goto entry point
      jmp Main
    Subroutine
*0250
                  / subroutine starts at address 0250
Abs, 0
                  / store return address here
                  / skip on minus accumulator
     jmp .+2
                  / otherwise jump current address plus 2
                  / negate accumulator
    cia
    jmp i Abs
                  / return via indirect jump
   Data Segment
*0300
                / data starts at address 0300
A, 17
B, 22
C, 0
                / entry point is Main
$Main
```

Fig. 16. A PAL program to compute c = |a - b|.

The JMS (jump to subroutine) instruction works by first storing the return address at the first address of the subroutine and then branching control to the second location. A return is made by an indirect jump using the return address stored at the first location. In the sample program in Figure 16 the subroutine Abs, which returns the absolute value of the accumulator, is used to compute c = |a-b|. Abs is called by the jms instruction at Main+4.

The Abs subroutine is on the same page as the subroutine call; it cannot be called from a different page *unless indirection* is used. To execute an *indirect* subroutine call, store the *address* of the subroutine at a location AdrAbs on page zero and use the *indirect* subroutine call jms i AdrAbs. Examples of indirect subroutine calls are given in the next section.

#### 7. DOING SIMPLE PDP-8 I/O

Programmed I/O with busy waiting using opcode 6 instructions is the simplest way to do I/O on the PDP-8. The format of an opcode 6 instruction has a 6-bit device number field and a 3-bit function field. The PDP-8 emulator program only supports two I/O devices: a keyboard (device number 03) for input and a printer, actually a display screen, (device number 04) for output. The list of opcode 6 I/O instructions implemented on the PDP-8 emulator program for these two devices is given in Table VI.

# Table VI. Opcode 6 I/O Instructions

#### **Opcode 6 Instruction Format**

| +- | + | +- | +- | + | +-   | +-    | +-    | +-       | +- | +   | +    | +  |
|----|---|----|----|---|------|-------|-------|----------|----|-----|------|----|
|    | 1 | 1  | 0  | ( | devi | ce ni | ımber | <u>-</u> |    | fun | ctio | n  |
| +- | + | +  | +  | + | +    | +     | +-    | +        | +  | +   | +    | +  |
|    | 0 | 1  | 2  | 3 | 4    | 5     | 6     | 7        | 8  | 9   | 10   | 11 |

| Mnemonic | Opcode | Full Name: Description                          |
|----------|--------|-------------------------------------------------|
| KCF      | 6030   | Clear Keyboard Flag:                            |
| KSF      | 6031   | Skip on Keyboard Flag Set                       |
| KCC      | 6032   | Clear Keyboard Flag and Accumulator             |
| KRS      | 6034   | Read Keyboard buffer Static:                    |
|          |        | AC4AC11 = AC4AC11 or Keyboard Buffer            |
| KRB      | 6036   | Read Keyboard Buffer dynamic: C(AC) = 0;        |
|          |        | <pre>Keyboard Flag = 0;</pre>                   |
|          |        | AC4AC11 = AC4AC11 or Keyboard Buffer            |
| TFL      | 6040   | Set Printer Flag                                |
| TSF      | 6041   | Skip on Printer Flag Set                        |
| TCF      | 6042   | Clear Printer Flag                              |
| TPC      | 6044   | Load Printer Buffer with Accumulator and Print: |
|          |        | Printer Buffer = AC4AC11                        |
| TLS      | 6046   | Load Printer Sequence: Printer Flag = 0;        |
|          |        | Printer Buffer = AC4 . AC11                     |



Fig. 17. Accumulator – device flag – device buffer schematic.

I/O on the PDP-8 is done by transferring 8-bit ASCII characters between the rightmost 8 bits of the accumulator (AC4.AC11) and an 8-bit I/O device buffer (keyboard or printer display).

A device flag bit handles synchronization between the CPU and I/O device. When the I/O device is *busy*, the flag is cleared to 0; when the device is *ready*, the flag is set to 1.

To perform I/O, the CPU executes a *wait loop* that checks the device flag. When the I/O device is ready to send/receive a character, it sets the device flag to 1. The CPU detects that the device flag is set using a *skip on flag set* instruction and breaks out of the wait loop. Once out of the wait loop, the CPU transfers the byte in the 8-bit device buffer to/from the rightmost 8 bits of the accumulator and clears the device flag using a *transfer and clear flag* instruction.

While ten opcode 6 I/O instructions are supported by the PDP-8 emulator program, only five are needed: two for output to the printer display: TSF (Skip on Printer Flag set) and TLS (Load Printer Sequence) and three for input from the keyboard: KSF (Skip on Keyboard Set), KCC (Clear Keyboard Flag), and KRB (Read Keyboard Buffer). I/O is best done with code consolidated into subroutines. The program in Figure 18

```
Main Code Segment
*0200
                 / clear AC and link
/ clear keyboard flag
Main, cla cll
      kcc
                    / wake-up printer - display unprintable null
      tls
Again,jms GetChar / read a character
      dca Ch / store it
                    / get the character and
      tad Ch
                   / check if it=s a CR
/ if not skip next instruction
/ else done
/ clear AC
      tad MCR
      sna
      jmp Done
      cla cll
      tad Ch
                    / and load character
                    / echo to screen
      jms Type
                    / go again
      jmp Again
Done, hlt
      jmp Main
      I/O routines
*0250
GetChar, 0
                        / return address here
                        / is keyboard flag raised?
         ksf
         jmp .-1 / no - loop
         krb / yes - read character to AC jmp i GetChar / return 0
Type,
                         / return address here
         t.sk
                         / is printer flag raised?
         jmp .−1
                        / no - loop
                        / yes - print character
         tls
         cla cll
                        / clear AC and link
         jmp i Type
                        / return
     Data Segment
*0300
Ch, 0
                   / character
MCR, 13d
                   / minus ASCII code for CR
$Main
```

Fig. 18. A PAL program to read and echo characters.

demonstrates the standard way to read and write characters by reading and echoing a character typed from the keyboard. It uses two I/O subroutines: GetChar and Type. GetChar reads a character from the keyboard returning it in the accumulator. Type transfers an 8-bit character in the accumulator to the output buffer for display. Both subroutines begin by entering a wait loop that repeatedly checks if the device flag is set (ready). When the device flag is set, control breaks out of the loop allowing both to execute a transfer instruction to move the byte between the device buffer and the accumulator. The program terminates when the user hits a carriage return (ASCII code 13).

Using the KCC instruction at address 02010 to initially clear the keyboard flag seems to be a standard trick. The same seems to be true for the TLS instruction at address 02020 that causes the output device to display an unprintable null character. Storing the negative value of an ASCII code to be tested for (in this case a minus 13 decimal) and adding the value to check for equality is also standard. Finally, GetChar only reads a character; to echo it to the printer display, the program must explicitly call the Type subroutine. Since this program does PDP-8 I/O, it can be executed from the Run PDP-8 Pgm screen display.

```
Subroutine Addresses - Page 0
*0050
                  / subroutine entry point stored at address 00500
Type, XType
     Code Segment - Page 1
                   / Code Segment starts at 02000
*0200
                  / Clear AC and Link
Start, cla cll
                  / Wake Up Printer
      tls
                / Get address of output string
      tad STR
      dca IR10
                  / and store it in Index Register 10
      tad i IR10
                   / Get next character
Loop,
       sna
                   / Skip if not a Null character
       jmp End
                     else end
       jms i Type / Type it
                  / Loop!
      jmp Loop
End,
      hlt.
                   / Done!
      jmp Start
      Local Data Segment - Page 1
*0250
                   / Place String at 0250o
STR,
                    / STR stores its own address - string data follows
     'Hello World'; 13d; 10d; 0
IR10=10
                  / Index Register10 is address 10
     Subroutine Segment - Page 30
*7400
XType, 0
                  / Store Return Address Here
                  / Is Printer Ready?
       tsf
       jmp .-1
                   / No - Loop! (Wait Loop)
                   / Yes - Print the character!
      tls
      cla cll
                  / Clear AC and Link
       jmp i XType / Return
$Start
```

Fig. 19. A PDP-8 hello world program using indirect subroutine calls.

#### 7.1 A PDP-8 Hello World Program

The program in Figure 19 displays the string "Hello World". It also illustrates a number of PDP-8 I/O techniques. First, the subroutine Type is located on page 30 and its starting address is stored on page zero. The indirect subroutine call jms i Type is used to invoke it. This allows the routine to be called from any page in memory. Next, the string "Hello World" is implemented as a null terminated array of characters. The data structure for the string stores its own address (using the "." character) followed by the string to be displayed (including the carriage-return line-feed character combination 13d 10d) ending with a null character. Storing the address of the string as its first word fits the *increment then indirect* effective address calculation of auto-index addressing. Auto-index addressing using auto-index register 00100 is used to load each character into the accumulator, and Type is called to display the character. All of this is embedded in a loop that continues until a null character is detected. Finally, to make the code more readable, we assign the value 00100 to the symbol IR10 (index register 100) using IR10=10.

# 8. PDP-8 BIOS (BASIC INPUT OUTPUT SUBROUTINES)

A set of four basic I/O subroutines for the PDP-8 is given in the program in Figure 20. The code for all four fits on page 30 and is accessible from any page in memory because the starting addresses for the subroutines are stored on page zero. The subroutines are called

```
Basic I/O Subroutine Addresses - Page 0
GetChar, XgetChar
                   / read a character to accumulator
                   / display character in accumulator
Type,
         Xtype
         XCRLF
                   / newline
CRLF.
PtrStr,
         XPrtStr
                    / display a string
      Code Segment - Page 1
*0200
Main, cla cll / clear AC and Link
                   / clear keyboard flag
                   / wake up printer
      tls
                   / clear AC and Link
      cla cll
      tad Str / Load Str address
jms i PrtStr / print it
                    / display newline
       jms i CRLF
      hlt
      jmp Main
      Data Segment - Page 1
*0300
Str,
                         / Str stores its own address, followed
      'Hello World'= ; 0 \ / by string, terminated by null
      Basic I/O Subroutines - Page 30
*7400
XGetChar, 0
                       / store return address here
       ksf
                       / Is keyboard flag raised?
       jmp .−1
                      / no - loop
       krb
                       / yes - read character to AC
       jmp i XGetChar / return
                       / store return address here
XType,
       tsf
                       / is printer ready?
                      / no -loop
       jmp .-1
                      / yes - print character
       tls
       cla cll
                      / clear AC and Link
       jmp i XType
                      / return
XCRLF,
                       / store return address here
       Ω
       cla cll
       tad .+5
                       / get CR
        jms XType
                      / and type it
                      / get LF
       tad .+4
        jms XType
                      / and type it
        jmp i XCRLF
                      / return
       13d;10;
                       / carriage return; line feed
XPrtStr,0
       dca 10
                       / store address at index reg. 10
       tad i 10
                       / get character
                       / is it null?
       sna
        jmp i XPrtStr
                     / yes - return
        jms XType
                      / no - type it
       jmp .-4
                       / get next character
$Main
```

Fig. 20. A PDP-8 hello world program using basic I/O subroutines.

using indirect subroutines calls (e.g., jms i Type, not jms Type). This "Hello World" program uses three of the four I/O subroutines: Type, PrtStr (which prints a null terminated string of characters) and CRLF (which prints a carriage-return line-feed combination - a newline character). While not elaborate, the four subroutines allow the execution of PDP-8 programs that do character I/O.

```
0200/7300
               clear accumulator and link
0201/1300
               load B (from address 0300)
0202/7041
               negate (complement and add 1)
0203/1301
               add A (from address 0301
0204/7500
               skip if negative
               jump to address 0207
0205/5207
0206/7041
               negate A - B to make positive
0207/3302
               deposit |A - B| to C (address 0302)
0210/7402
               halt
0300/0017
0301/0022
               R
0302/0000
               C
```

Fig. 21. PDP-8 machine code to compute c = |a-b|.

GetChar reads a character from the keyboard returning it in the accumulator. Type displays the ASCII character stored in the 8 rightmost bits of the accumulator and clears the accumulator. CRLF outputs a newline character: a carriage-return line-feed combination. PrtStr (print string) displays a null terminated string whose address is passed to the subroutine via the accumulator. If the first word of the string contains its own address, the sequence cla cll; tad Str which precedes the jms i PrtStr instruction will load the address of the string into the accumulator. PrtStr deposits the address to auto-index register 10, uses auto-index addressing to load each character, checks that it is not null, and calls Type to display it if it's not. Note that the accumulator is used to pass a parameter by three of the subroutines.

Code to read and write integers is left to the reader. Reading and writing unsigned four-digit octal values is fairly easy to do, but code to read and write decimal integers requires multiplication and division by decimal 10.

#### 9. PDP-8 MACHINE CODE

Given the simplicity of the PDP-8 architecture, machine code programming is possible, although tedious, since operand address calculation must be done by hand. Numeric code can be entered directly into the PDP-8 memory from the Debug screen display by positioning the *memory cursor* at the address for the code, typing the octal value, and hitting enter. The value will be deposited to that location and the *memory cursor* will advance to the next. For example, the machine code program in Figure 21 computes c = |a - b|. The code is displayed using the address/contents convention "nnnn/mmmm".

To execute the machine code in Figure 21, we do the following:

- 1. From the Debug screen display, use the PC command (p 0200) to position the *memory cursor* at address 02000 and display page 1 of memory.
- 2. Beginning at address 02000, enter the code as given above (7300 1300 7041 etc). After entering the last instruction 7402 at address 02100, position the *memory cursor* at address 03000 and enter the data (0017 0022).
- 3. Reposition the *memory cursor* at address 02000, the starting address for the code. At the command window, prompt >, hit **g** (enter) to execute the program or (**space**) to single step through the code. The answer will appear in location 03020.

#### 10. ADDITIONAL FEATURES

In the interest of completeness, the following section reviews a number of PDP-8 emulator program features in greater detail and introduces some additional features that give it a greater capacity for simulation. There is a more complete description of the Debug screen commands, the capabilities of the editor, and the various options supported under the Run PDP-8 program screen. Using the Run PDP-8 program screen, an example is given that simulates using the PDP-8 console to load code directly into memory. The PDP-8 emulator program also features a simulated paper tape reader/punch, which gives it a limited file-handling capability. Programs punched on paper tape could be loaded into PDP-8 memory using a loader program. One such loader program is presented, and it is shown how this program can be used to load other programs from paper tape. Finally, the PDP-8 could handle interrupts, so there is a short discussion on how interrupts are implemented on the PDP-8 emulator program along with an example program that makes use of them.

#### 10.1 The Debug Screen

The **assemble** command can be used to assemble single lines of PAL code at the *memory cursor*. Small programs can be entered and assembled as shown by an example, which computes z = x + y. First position the *memory cursor* at address 03000 and at the > prompt enter the commands

```
>a x, 4
>a y, 5
>a z, 0
```

to define three variables x, y, and z. Then reposition the memory cursor at address 02000 and at the > prompt enter the commands

```
>a main, cla cll
>a tad x
>a tad y
>a dca z
>a hlt
>a jmp main
```

The **unassemble** command to unassemble machine code to assembler is useful for debugging code. Position the *memory cursor* at the instruction you want unassembled and at the > prompt hit  $\mathbf{u}$  (enter). Unassemble is incorporated into the **single step** (space) command, which unassembles both the instruction just executed and the instruction to be executed next.

The break point command (**BkPt**) sets a single program breakpoint at the *memory cursor* or it clears the current breakpoint wherever it is. Consequently, to set a different breakpoint, move the *memory cursor* to where you want to set the new one and at the > prompt enter **b** to clear the current break point then enter **b** again to set it (two entries). A breakpoint may also be set using the **go** command if an octal address is included after the **g** at the > prompt (e.g., >g 210).

The **deposit** command is used to enter octal values at the *memory cursor*. At the prompt, enter any octal value preceded by a "d" (the "d" is optional!) followed by (enter). The value will be deposited at the *memory cursor*, which automatically advances to the next location.

```
0200/7300
0201/1300
0202/1301
0203/3302
0204/7402
0205/5200
0300/0004
0301/0005
0302/0011
$0205
```

Fig. 22. Text file from Debug screen Write command.

The **write** and **load** commands to save and restore the current contents of the PDP-8 memory require path names that conform to MS-DOS file naming conventions. That means all file and directory (folder) names are restricted to letters, digits, and/or underscore characters and are 8 characters or fewer. For example, at the > prompt,

>w c:\pgm01.obj will save the current contents of memory to a text file (the author uses .obj for object code). The same code may be loaded using >l c:\pgm01.obj.

The **write** command scans PDP-8 memory and saves every nonzero location using the address/contents format nnnn/mmmm. For example, using the w command to save the program assembled above would generate the text file in Figure 22.

The current value of the *memory cursor* is saved as \$nnnn.

The **load** command expects a file in the format created by the **write** command. **Load** does no syntax checking, and since it ignores all characters past the ninth, comments may be attached to each line.

PDP-8 programs that do I/O using opcode 6 instructions can be run from the Debug screen display. Output generated by a PDP-8 program will appear in yellow (to distinguish it from user command input) in the command window. However, when using the space bar to single step through a program that is trying to read input, the interface has difficulty in distinguishing between input meant for the PDP-8 program and debug command input. To get around this problem, any string of input preceded by a *single quote* is ignored by the command interface and used as input to the PDP-8 program.

**Ctrl/C** will halt any executing program. Illegal Debug screen commands are ignored; there is no error message.

#### 10.2 The Editor

The text editor is simple and obvious to use, but it does not have block, copy, and paste capabilities and lines are restricted to 77 characters in length. Inserting characters into the middle of a line of 77 characters will delete characters at the end; adding characters at the end will start a new line. Two lines can be joined by positioning the cursor on the first character of the second line and hitting backspace. The **Ins** key will switch between insert mode (a flat cursor) and overwrite mode (a block cursor). **Ctrl/Y** will delete an entire line. The **read**, **include**, and **write** commands prompt the user for file and path names that must conform to MS-DOS file naming conventions. Assembler programs *can be created and edited* using any ASCII text editor (e.g., Notepad) then **read** or **included** into the editor text area to be assembled. **Assemble** will only assemble the current contents of the edit text area. The assembler does not recognize tab characters that may be used by other ASCII editors (a

| track | 87654321 |     |                 |
|-------|----------|-----|-----------------|
|       |          |     |                 |
|       | xxxxxxx  | 377 | <- octal values |
|       | xxxxxxx  | 377 |                 |
|       | oxooooxo | 102 |                 |
|       | 0000000  | 000 |                 |
|       | OOXXXOXX | 073 |                 |
|       | 0000000  | 000 |                 |
|       | oxooooxo | 102 |                 |
|       | 0000000X | 001 |                 |
|       | 0000x0x0 | 012 |                 |
|       | 0000000  | 050 |                 |

Fig. 23. Eight -track paper tape.

tab character appears as an "o" in the edit text window) so tabs should be avoided. The built in editor does not generate tabs; it inserts spaces for tabs.

# 10.3 The Run PDP-8 Program Screen – Paper Tape Option

A teletype was the standard I/O device for the PDP-8. A teletype could have an 8-hole paper tape reader/punch attached to it. Eight-hole paper tape had 8 tracks spanning the width of the tape where the presence or absence of a hole encoded a 1 or 0. Octal values between 000 and 377 could be written to and read from paper tape, which gave the PDP-8 a limited file-handling capability (files being paper tape).

A paper tape reader/punch is simulated on the PDP-8 emulator program by the **punch** and **reader** options on the Run PDP-8 screen display. These options allow a PDP-8 program to read from or write to a text file (instead of paper tape). When either or both options are selected, the user is prompted for the path name of the text file (MS-DOS file-naming conventions required) and whether the file is ASCII characters or binary. Binary format encodes each row of 8 bits as a three digit octal integer between 000 and 377 (see right-hand column of integers in Figure 23). Binary format was included so that the PDP-8 emulator program could simulate using a loader to load programs from paper tape (discussed below).

When either option is selected, it is highlighted in yellow. The **reader** option disables PDP-8 program input from the keyboard and the **punch** option disables PDP-8 program output to the screen.

# 10.4 The Run PDP-8 Program Screen: Program Loading

The PDP-8 emulator program allows users to enter code directly into memory from the Debug screen display or to assemble programs to memory from the Editor/Assembler display. Machine code can also be loaded into memory from the Run PDP-8 program screen with the **Switch Register**, **Load Addr Deposit**, and **Examine** switches using a technique similar to one used to enter a program from the console of a real PDP-8. To load code by hand into PDP-8 memory do the following:

- 1. Use **Switch Reg** to enter the address of the first instruction into the switch register.
- 2. Use **Load Addr** to copy the contents of the switch register to the CPMA register and the program counter (PC register).
- 3. Use **Switch Reg** to enter the first instruction into the switch register.

```
7756/6032
                clear keyboard flag and accumulator
7757/6031
              skip on keyboard flag set
               jump .-1
read keyboard
7760/5357
7761/6036
               clear link and rotate accumulator-link twice left
7762/7106
             rotate accumulator-link twice left
skip on positive accumulator (bit 0 = 0)
7763/7006
7764/7510
                        else jump to address 7757
7765/5357
             rotate accumulator-link twice left skip on keyboard flag set
7766/7006
7767/6031
7770/5367
              jump .-1
or keyboard buffer with accumulator
7771/6034
             skip on non-zero link
7772/7420
               deposit AC to effective address contained at 7776;
7773/3776
clear AC
7774/3376
                deposit AC to 7776
7775/5356
                jump to 7756
```

Fig. 24. RIM loader (see Introduction to Programming – PDP-8 Handbook Series, p. 5-5).

- 4. Use **Deposit** to deposit the contents of the switch register to the MB register and execute a memory write which will copy the contents of the MB register to the address given in the CPMA register. The CPMA and PC registers are subsequently incremented.
- 5. Repeat steps 3 and 4 for all instructions.

To verify the code, use **Examine** in place of **Deposit**. This will execute a memory read whereby the contents of memory whose address is in the CPMA register will appear in the MB register where it can be checked. The CPMA and PC registers are subsequently incremented.

#### 10.5 The Run PDP-8 Program Screen: The RIM Loader

The 16-word program in Figure 24, called the RIM (read input mode) loader, was used to load PDP-8 programs from paper tape (see *Introduction to Programming - PDP-8 Handbook Series*, p 5-5). It is one of a number of such loaders used by the PDP-8. The RIM loader is first loaded into memory (by hand since it was small) then paper tapes of other programs were prepared and read in by the RIM loader.

The format for RIM-loadable code consists of address/content pairs of octal numbers with the address and corresponding contents each split over two rows of paper tape. Only six tracks of the paper tape were needed for each half integer. To indicate an address, bit 7 was set to one for the upper half of the address. Thus address/content pair 0200/7300 would be encoded as the four octal values

```
102 <- bit 7 is 1 : address
000
073 <- bit 7 is 0 : contents
000
```

The RIM loader combined pairs of numbers by reading the first six bits, shifting them to the left and then literally "or-ing"in the second six bits. An address was deposited to location

|          |        | <del>_</del>                                                       |
|----------|--------|--------------------------------------------------------------------|
| Mnemonic | Opcode | Full Name: Description                                             |
| SKON     | 6000   | Skip if interrupts On (enabled) and disable interrupts             |
| ION      | 6001   | Interrupts On: Execute the next instruction then enable interrupts |
| IOF      | 6002   | Interrupts Off: Disable interrupts                                 |

**Table VII. PDP-8 Interrupt Instructions** 

77760 (bit 7 of the first number read was a 1); an instruction it was deposited to the location *pointed to* by location 77760 (the Skip on Nonzero Link at address 77720 determined which). This continued until there was no more input to read. The RIM loader was synchronized by prefixing a number of 3770's to the tape before the code; the Skip on Positive Accumulator at 77640 synchronized the program with the tape.

To use the RIM loader to load a program, first enter the RIM code into page 31 of PDP-8 memory. (To make this more interesting, use the **Switch Register**, **Load Addr**, **Deposit**, and **Examine** switches to enter the RIM loader from the console!) Next, create a text file in binary format containing the code to load (lines of 3-digit octal values between 000 and 377), making sure to insert lines of 377's at the beginning and end of the file (for synchronization). From the Run PDP-8 program screen, activate the paper tape reader by selecting **Reader**. When prompted, enter the file name and select binary mode. To start the RIM loader, enter starting address 77560 into the Program Counter register using the **Switch Register** and **Load Addr** buttons and select the **Go** button. The loader program should read the binary file into memory. When you think the file is read, use **Ctrl/C** to stop the program (equivalent to hitting the stop button).

#### 10.6 The PDP-8 Interrupt System

Device 0 for opcode 6 was the PDP-8 interrupt system. When the interrupt system is enabled, an external interrupt immediately disables the interrupt system and executes an automatic JMS 0 instruction. There are a number of opcode 6 interrupt instructions, but only three are implemented by the PDP-8 emulator program (Table VII).

I/O can be done more efficiently using interrupts. If the interrupt system is enabled, whenever an I/O device needs to be serviced (for example, a key is pressed on the keyboard or the printer is ready to print another character), an interrupt will be generated. This causes an automatic subroutine jump to location 0 (JMS 0) where an interrupt handler can poll the different devices to determine which device generated the interrupt.

The PDP-8 program in Figure 25 demonstrates how the interrupt system works. The main program starting at location 02000 endlessly prints out the alphabet in lowercase. Whenever the user presses a key, an interrupt is generated. The automatic **jms 0** instruction branches control to location 0001 where a **jms i IntH** instruction branches control to the interrupt handler at location 72000 (page 29). The handler saves the contents of the accumulator, checks to see if the character read from the keyboard is a carriage return (and if so halts the program), sounds the "bell," outputs a line-feed character, restores the accumulator and then returns control to address 0002 where the **ion** instruction enables the interrupt system *following* the execution of the return from interrupt instruction (**jmp i 0**) at address 0003. Note that only the **ion** instruction is used.

```
Interrupt Routine - Address 0
*0000
        0
                       / Return Address for Interrupt
        jms i IntH
                       / Call Interrupt Handler
        ion
                       / Enable Interrupts after next instruction
        jmp i 0
                       / Return from Interrupt
                       / Address of Interrupt Handler
IntH,
       XIntH
     Basic I/O Subroutine Addresses - Page 0
*0050
GetChar, XGetChar
        XType
Type,
CRLF,
         XCRLF
PrtStr, XPrtStr
/ Code Segment - Page 1
*0200
Main,
       cla cll
                       / Clear AC and Link
        ksf
                       / Wake up keyboard
        tls
                       / Wake up printer
        ion
                       / Enable Interrupts
       cla cll
       tad A
                       / Get 'a'
       dca CH
Loop,
       cla cll
        tad CH
        jms i Type
                       / Display letter
        cla cll
        tad CH
        iac
                       / Check if 'z'
        tad MZ
        sna
        jmp Reset
                       / If 'z' reset sequence
                       / Else increment ASCII code
        isz CH
        jmp Loop
Reset, tad A
                       / Get 'a'
       dca CH
        jms i CRLF
                       / Do CR-LF
        jmp Loop
Α,
        'a'
CH,
        0
        -123d
                        / minus ASCII 'z'
MZ,
/ Interrupt Handler - Page 29
*7200
XIntH,
                        / Interrupt Handler
       Ω
        dca XHold
                        / Save AC
        krb
                        / Get character
                        / Is it a CR?
        tad XCR
                          No - continue
        sna
```

ACM Journal on Educational Resources in Computing, Vol. 2, No. 1, March 2002.

```
jmp XHalt
                             Yes - halt
        cla cll
        tad Beep
                         / Get Bell
        tsf
        jmp .−1
        tls
                         / Sound It
        cla cll
        tad LF
                         / Get Line Feed
        tsf
        jmp .-1
        tls
                         / Display It
        cla cll
        tad XHold
                         / Restore AC
                         / Return
        jmp i XIntH
Xhalt
                         / Halt Program
        hlt.
        jmp .-4
                         / Restart ?
XHold,
        Ω
XCR.
        -13d
                         / minus ASCII carriage return
Beep,
        07
                         / ASCII 7 is the bell
        10d
LF.
/ Basic I/O Subroutines - Page 30
*7400
. . .
      see BIOS code Fig. 20
$Main
```

Fig. 25. A PDP-8 interrupt demo program.

Note that the interrupt handler does its own I/O; it does not make any calls to the basic I/O subroutines on page 30. To do so would cause a problem if an interrupt occurred during the execution of one of these I/O routines; the interrupt handler doing I/O would overwrite the original return address.

In the current implementation of the PDP-8 emulator program, an interrupt can only be generated by hitting a key.

### 11. ADDITIONAL RESOURCES

Due to the commercial success of the PDP-8, it being the first widely sold minicomputer, references to the PDP-8 often occur in textbooks on computer organization (see Kraft and Toy, Stallings, or Tanenbaum). An excellent source for information on the PDP-8 is Bell and Newell's book *Computer Structures: Reading and Examples*, which has a very nice article on the PDP-8, including a very nice ISP (instruction set processor) description. Another source of information is Bell, Mudge, and McNamara's *Computer Engineering: A DEC View of Hardware Systems Design*, which deals more with the hardware aspect of the PDP-8 in the context of other DEC computers. A more current text is Blaauw and Brook's *Computer Architecture Concepts and Evolution*, which also contains a detailed architectural description of the PDP-8 set in the context of other computer architectures. Also, I would be negligent if I failed to mention the availability of numerous Web-based resources for the PDP-8; a simple search on the word PDP-8 will bring up numerous sites with links to color photos of PDP-8's. A good Web site to start at is Doug Jones' DEC PDP-8 Index (http://www.cs.uiowa.edu/~jones/pdp8/), which contains, among other things, a very nice

link to (<a href="http://www.cs.uiowa.edu/~jones/pdp8/man/">http://www.cs.uiowa.edu/~jones/pdp8/man/</a>), a programmer's reference manual for the PDP-8. PDP-8 hardware and software manuals, when available, are a major source for understanding the inner workings of the PDP-8. In particular, the two texts from the PDP-8 handbook series listed under "References" provided a wealth of programming information and techniques for the PDP-8. Most of the programming examples presented in this article were derived from examples in these manuals. I also have a custom published text, *The PDP-8 Emulator User's Manual*, which I use in teaching computer organization, electronic copies of which are available from my Web site.

#### 12. SUMMARY, OBSERVATIONS, AND USES

Because the PDP-8 emulator program captures the simple and elegant architecture of the PDP-8, it makes an ideal introduction to computer organization. With a gentle learning curve and an easily understood architecture, students can quickly learn to write and execute PDP-8 programs. In my own computer organization course, I have three labs and four programming assignments of increasing difficulty that make use of the PDP-8 emulator program (including one exercise where students have to write machine code just for the experience of having done so at least once). However, I do not use the PDP-8 as the main architecture to study; the Intel 80x86 architecture currently holds that role. But, using the PDP-8, I am able to compare and contrast the two architectures, demonstrating design tradeoffs and showing that there is more than one way to do things architecturally.

The PDP-8 is a good example of how a simple instruction set can execute complex programs (I often have my students implement multiplication and division in software), and I point out that there is something "RISC-y" about the PDP-8. I also like the fact that the simple opcode 6 instructions permit the user to write all of his/her own I/O routines – something that cannot be easily (or realistically) done with today's architectures. Finally, the PDP-8 is a *real* architecture (warts and all), and not a toy. Why use a toy architecture to teach computer organization when there is a real one readily available?

#### **ACKNOWLEDGMENTS**

Thanks to Ken Irwin at Wittenberg for converting my files to .pdf format and Bill Yurcik at Illinois Wesleyan for his helpful and greatly appreciated editorial suggestions.

#### REFERENCES

BELL, C. G. AND NEWELL, A. 1971. Computer Structures: Readings and Examples. McGraw-Hill, New York, NY.
BELL, C. G., MUDGE, J. C., AND MCNAMARA, J. E. 1978. Computer Engineering: A DEC View of Hardware Systems Design. Digital Press, Bedford, MA.

BLAAUW, G. A. AND BROOKS, F. P. 1997. Computer Architecture Concepts and Evolution. Addison-Wesley Longman, Reading, MA.

DIGITAL EQUIPMENT CORP. 1973. PDP-8/e, PDP-8/m & PDP-8/f Small Computer Handbook - PDP-8 Handbook Series. Digital Equipment Corp., Maynard, MA.

DIGITAL EQUIPMENT CORP. 1975. Introduction to Programming - PDP-8 Handbook Series. Digital Equipment Corp., Maynard, MA.

KRAFT, G. D., AND TOY, W. N. 1979. Mini/Microcomputer Hardware Design. Prentice-Hall, Englewood Cliffs, NJ.

SHELBURNE, B. 2001. A PDP-8 Emulator User's Manual. Custom published, Wittenberg Univ., Springfield, OH. STALLINGS, W. 2000. Computer Organization and Architecture. 5<sup>th</sup> ed. Prentice Hall, Upper Saddle River, NJ. TANNENBAUM, A. S. 1999. Structured Computer Organization 4<sup>th</sup> ed. Prentice Hall, Upper Saddle River, NJ.

Received November 2001; accepted February 2002.